Server IP : 15.235.198.142 / Your IP : 216.73.216.155 Web Server : Apache/2.4.58 (Ubuntu) System : Linux ballsack 6.8.0-45-generic #45-Ubuntu SMP PREEMPT_DYNAMIC Fri Aug 30 12:02:04 UTC 2024 x86_64 User : www-data ( 33) PHP Version : 8.3.6 Disable Function : NONE MySQL : OFF | cURL : ON | WGET : ON | Perl : ON | Python : OFF | Sudo : ON | Pkexec : OFF Directory : /usr/lib/modules/6.8.0-45-generic/build/include/dt-bindings/clock/ |
Upload File : |
/* SPDX-License-Identifier: GPL-2.0 */ /* * This header provides constants clk index STMicroelectronics * STiH418 SoC. */ #ifndef _DT_BINDINGS_CLK_STIH418 #define _DT_BINDINGS_CLK_STIH418 #include "stih410-clks.h" /* STiH418 introduces new clock outputs compared to STiH410 */ /* CLOCKGEN C0 */ #define CLK_PROC_BDISP_0 14 #define CLK_PROC_BDISP_1 15 #define CLK_TX_ICN_1 23 #define CLK_ETH_PHYREF 27 #define CLK_PP_HEVC 35 #define CLK_CLUST_HEVC 36 #define CLK_HWPE_HEVC 37 #define CLK_FC_HEVC 38 #define CLK_PROC_MIXER 39 #define CLK_PROC_SC 40 #define CLK_AVSP_HEVC 41 /* CLOCKGEN D2 */ #undef CLK_PIX_PIP #undef CLK_PIX_GDP1 #undef CLK_PIX_GDP2 #undef CLK_PIX_GDP3 #undef CLK_PIX_GDP4 #define CLK_TMDS_HDMI_DIV2 5 #define CLK_VP9 47 #endif